2011-12-26 20:41:30 +01:00
|
|
|
/*
|
|
|
|
* Copyright 2006 Dave Airlie <airlied@linux.ie>
|
|
|
|
* Copyright © 2006-2007 Intel Corporation
|
|
|
|
*
|
|
|
|
* Permission is hereby granted, free of charge, to any person obtaining a
|
|
|
|
* copy of this software and associated documentation files (the "Software"),
|
|
|
|
* to deal in the Software without restriction, including without limitation
|
|
|
|
* the rights to use, copy, modify, merge, publish, distribute, sublicense,
|
|
|
|
* and/or sell copies of the Software, and to permit persons to whom the
|
|
|
|
* Software is furnished to do so, subject to the following conditions:
|
|
|
|
*
|
|
|
|
* The above copyright notice and this permission notice (including the next
|
|
|
|
* paragraph) shall be included in all copies or substantial portions of the
|
|
|
|
* Software.
|
|
|
|
*
|
|
|
|
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
|
|
|
|
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
|
|
|
|
* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
|
|
|
|
* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
|
|
|
|
* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
|
|
|
|
* FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
|
|
|
|
* DEALINGS IN THE SOFTWARE.
|
|
|
|
*
|
|
|
|
* Authors:
|
|
|
|
* Eric Anholt <eric@anholt.net>
|
|
|
|
*/
|
|
|
|
#include <linux/i2c.h>
|
|
|
|
#include <linux/slab.h>
|
2012-11-12 22:22:52 +01:00
|
|
|
#include <drm/drmP.h>
|
2016-01-20 05:45:20 +01:00
|
|
|
#include <drm/drm_atomic_helper.h>
|
2012-11-12 22:22:52 +01:00
|
|
|
#include <drm/drm_crtc.h>
|
2011-12-26 20:41:30 +01:00
|
|
|
#include "intel_drv.h"
|
2012-11-12 22:22:52 +01:00
|
|
|
#include <drm/i915_drm.h>
|
2011-12-26 20:41:30 +01:00
|
|
|
#include "i915_drv.h"
|
|
|
|
#include "dvo.h"
|
|
|
|
|
|
|
|
#define SIL164_ADDR 0x38
|
|
|
|
#define CH7xxx_ADDR 0x76
|
|
|
|
#define TFP410_ADDR 0x38
|
2012-11-12 22:22:52 +01:00
|
|
|
#define NS2501_ADDR 0x38
|
2011-12-26 20:41:30 +01:00
|
|
|
|
|
|
|
static const struct intel_dvo_device intel_dvo_devices[] = {
|
|
|
|
{
|
|
|
|
.type = INTEL_DVO_CHIP_TMDS,
|
|
|
|
.name = "sil164",
|
|
|
|
.dvo_reg = DVOC,
|
|
|
|
.slave_addr = SIL164_ADDR,
|
|
|
|
.dev_ops = &sil164_ops,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.type = INTEL_DVO_CHIP_TMDS,
|
|
|
|
.name = "ch7xxx",
|
|
|
|
.dvo_reg = DVOC,
|
|
|
|
.slave_addr = CH7xxx_ADDR,
|
|
|
|
.dev_ops = &ch7xxx_ops,
|
|
|
|
},
|
2013-10-26 15:34:57 +02:00
|
|
|
{
|
|
|
|
.type = INTEL_DVO_CHIP_TMDS,
|
|
|
|
.name = "ch7xxx",
|
|
|
|
.dvo_reg = DVOC,
|
|
|
|
.slave_addr = 0x75, /* For some ch7010 */
|
|
|
|
.dev_ops = &ch7xxx_ops,
|
|
|
|
},
|
2011-12-26 20:41:30 +01:00
|
|
|
{
|
|
|
|
.type = INTEL_DVO_CHIP_LVDS,
|
|
|
|
.name = "ivch",
|
|
|
|
.dvo_reg = DVOA,
|
|
|
|
.slave_addr = 0x02, /* Might also be 0x44, 0x84, 0xc4 */
|
|
|
|
.dev_ops = &ivch_ops,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.type = INTEL_DVO_CHIP_TMDS,
|
|
|
|
.name = "tfp410",
|
|
|
|
.dvo_reg = DVOC,
|
|
|
|
.slave_addr = TFP410_ADDR,
|
|
|
|
.dev_ops = &tfp410_ops,
|
|
|
|
},
|
|
|
|
{
|
|
|
|
.type = INTEL_DVO_CHIP_LVDS,
|
|
|
|
.name = "ch7017",
|
|
|
|
.dvo_reg = DVOC,
|
|
|
|
.slave_addr = 0x75,
|
2016-01-20 05:45:20 +01:00
|
|
|
.gpio = GMBUS_PIN_DPB,
|
2011-12-26 20:41:30 +01:00
|
|
|
.dev_ops = &ch7017_ops,
|
2012-11-12 22:22:52 +01:00
|
|
|
},
|
|
|
|
{
|
|
|
|
.type = INTEL_DVO_CHIP_TMDS,
|
|
|
|
.name = "ns2501",
|
2015-01-05 20:15:42 +01:00
|
|
|
.dvo_reg = DVOB,
|
2012-11-12 22:22:52 +01:00
|
|
|
.slave_addr = NS2501_ADDR,
|
|
|
|
.dev_ops = &ns2501_ops,
|
2016-01-20 05:45:20 +01:00
|
|
|
}
|
2011-12-26 20:41:30 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
struct intel_dvo {
|
|
|
|
struct intel_encoder base;
|
|
|
|
|
|
|
|
struct intel_dvo_device dev;
|
|
|
|
|
2016-01-20 05:45:20 +01:00
|
|
|
struct intel_connector *attached_connector;
|
|
|
|
|
2011-12-26 20:41:30 +01:00
|
|
|
bool panel_wants_dither;
|
|
|
|
};
|
|
|
|
|
2013-10-26 15:34:57 +02:00
|
|
|
static struct intel_dvo *enc_to_dvo(struct intel_encoder *encoder)
|
2011-12-26 20:41:30 +01:00
|
|
|
{
|
2013-10-26 15:34:57 +02:00
|
|
|
return container_of(encoder, struct intel_dvo, base);
|
2011-12-26 20:41:30 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
static struct intel_dvo *intel_attached_dvo(struct drm_connector *connector)
|
|
|
|
{
|
2013-10-26 15:34:57 +02:00
|
|
|
return enc_to_dvo(intel_attached_encoder(connector));
|
2011-12-26 20:41:30 +01:00
|
|
|
}
|
|
|
|
|
2012-11-12 22:22:52 +01:00
|
|
|
static bool intel_dvo_connector_get_hw_state(struct intel_connector *connector)
|
2011-12-26 20:41:30 +01:00
|
|
|
{
|
2014-08-26 12:13:45 +02:00
|
|
|
struct drm_device *dev = connector->base.dev;
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2012-11-12 22:22:52 +01:00
|
|
|
struct intel_dvo *intel_dvo = intel_attached_dvo(&connector->base);
|
2014-08-26 12:13:45 +02:00
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
tmp = I915_READ(intel_dvo->dev.dvo_reg);
|
|
|
|
|
|
|
|
if (!(tmp & DVO_ENABLE))
|
|
|
|
return false;
|
2012-11-12 22:22:52 +01:00
|
|
|
|
|
|
|
return intel_dvo->dev.dev_ops->get_hw_state(&intel_dvo->dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
static bool intel_dvo_get_hw_state(struct intel_encoder *encoder,
|
|
|
|
enum pipe *pipe)
|
|
|
|
{
|
|
|
|
struct drm_device *dev = encoder->base.dev;
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2013-10-26 15:34:57 +02:00
|
|
|
struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
|
2012-11-12 22:22:52 +01:00
|
|
|
u32 tmp;
|
|
|
|
|
|
|
|
tmp = I915_READ(intel_dvo->dev.dvo_reg);
|
|
|
|
|
|
|
|
if (!(tmp & DVO_ENABLE))
|
|
|
|
return false;
|
|
|
|
|
|
|
|
*pipe = PORT_TO_PIPE(tmp);
|
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2013-10-26 15:34:57 +02:00
|
|
|
static void intel_dvo_get_config(struct intel_encoder *encoder,
|
2016-01-20 05:45:20 +01:00
|
|
|
struct intel_crtc_state *pipe_config)
|
2013-10-26 15:34:57 +02:00
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
|
|
|
|
struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
|
|
|
|
u32 tmp, flags = 0;
|
|
|
|
|
|
|
|
tmp = I915_READ(intel_dvo->dev.dvo_reg);
|
|
|
|
if (tmp & DVO_HSYNC_ACTIVE_HIGH)
|
|
|
|
flags |= DRM_MODE_FLAG_PHSYNC;
|
|
|
|
else
|
|
|
|
flags |= DRM_MODE_FLAG_NHSYNC;
|
|
|
|
if (tmp & DVO_VSYNC_ACTIVE_HIGH)
|
|
|
|
flags |= DRM_MODE_FLAG_PVSYNC;
|
|
|
|
else
|
|
|
|
flags |= DRM_MODE_FLAG_NVSYNC;
|
|
|
|
|
2016-01-20 05:45:20 +01:00
|
|
|
pipe_config->base.adjusted_mode.flags |= flags;
|
2014-02-06 08:11:21 +01:00
|
|
|
|
2016-01-20 05:45:20 +01:00
|
|
|
pipe_config->base.adjusted_mode.crtc_clock = pipe_config->port_clock;
|
2013-10-26 15:34:57 +02:00
|
|
|
}
|
|
|
|
|
2012-11-12 22:22:52 +01:00
|
|
|
static void intel_disable_dvo(struct intel_encoder *encoder)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
|
2013-10-26 15:34:57 +02:00
|
|
|
struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
|
2012-11-12 22:22:52 +01:00
|
|
|
u32 dvo_reg = intel_dvo->dev.dvo_reg;
|
|
|
|
u32 temp = I915_READ(dvo_reg);
|
|
|
|
|
|
|
|
intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, false);
|
|
|
|
I915_WRITE(dvo_reg, temp & ~DVO_ENABLE);
|
|
|
|
I915_READ(dvo_reg);
|
|
|
|
}
|
|
|
|
|
|
|
|
static void intel_enable_dvo(struct intel_encoder *encoder)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
|
2013-10-26 15:34:57 +02:00
|
|
|
struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
|
2013-12-22 20:55:13 +01:00
|
|
|
struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
|
2011-12-26 20:41:30 +01:00
|
|
|
u32 dvo_reg = intel_dvo->dev.dvo_reg;
|
|
|
|
u32 temp = I915_READ(dvo_reg);
|
|
|
|
|
2013-12-22 20:55:13 +01:00
|
|
|
intel_dvo->dev.dev_ops->mode_set(&intel_dvo->dev,
|
2016-01-20 05:45:20 +01:00
|
|
|
&crtc->config->base.mode,
|
|
|
|
&crtc->config->base.adjusted_mode);
|
2013-12-22 20:55:13 +01:00
|
|
|
|
2015-01-05 20:15:42 +01:00
|
|
|
I915_WRITE(dvo_reg, temp | DVO_ENABLE);
|
|
|
|
I915_READ(dvo_reg);
|
|
|
|
|
2012-11-12 22:22:52 +01:00
|
|
|
intel_dvo->dev.dev_ops->dpms(&intel_dvo->dev, true);
|
|
|
|
}
|
|
|
|
|
2014-02-06 08:11:21 +01:00
|
|
|
static enum drm_mode_status
|
|
|
|
intel_dvo_mode_valid(struct drm_connector *connector,
|
2016-01-20 05:45:20 +01:00
|
|
|
struct drm_display_mode *mode)
|
2011-12-26 20:41:30 +01:00
|
|
|
{
|
|
|
|
struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
|
2016-01-20 05:45:20 +01:00
|
|
|
const struct drm_display_mode *fixed_mode =
|
|
|
|
to_intel_connector(connector)->panel.fixed_mode;
|
|
|
|
int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
|
|
|
|
int target_clock = mode->clock;
|
2011-12-26 20:41:30 +01:00
|
|
|
|
|
|
|
if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
|
|
|
|
return MODE_NO_DBLESCAN;
|
|
|
|
|
|
|
|
/* XXX: Validate clock range */
|
|
|
|
|
2016-01-20 05:45:20 +01:00
|
|
|
if (fixed_mode) {
|
|
|
|
if (mode->hdisplay > fixed_mode->hdisplay)
|
2011-12-26 20:41:30 +01:00
|
|
|
return MODE_PANEL;
|
2016-01-20 05:45:20 +01:00
|
|
|
if (mode->vdisplay > fixed_mode->vdisplay)
|
2011-12-26 20:41:30 +01:00
|
|
|
return MODE_PANEL;
|
2016-01-20 05:45:20 +01:00
|
|
|
|
|
|
|
target_clock = fixed_mode->clock;
|
2011-12-26 20:41:30 +01:00
|
|
|
}
|
|
|
|
|
2016-01-20 05:45:20 +01:00
|
|
|
if (target_clock > max_dotclk)
|
|
|
|
return MODE_CLOCK_HIGH;
|
|
|
|
|
2011-12-26 20:41:30 +01:00
|
|
|
return intel_dvo->dev.dev_ops->mode_valid(&intel_dvo->dev, mode);
|
|
|
|
}
|
|
|
|
|
2013-10-26 15:34:57 +02:00
|
|
|
static bool intel_dvo_compute_config(struct intel_encoder *encoder,
|
2016-01-20 05:45:20 +01:00
|
|
|
struct intel_crtc_state *pipe_config)
|
2011-12-26 20:41:30 +01:00
|
|
|
{
|
2013-10-26 15:34:57 +02:00
|
|
|
struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
|
2016-01-20 05:45:20 +01:00
|
|
|
const struct drm_display_mode *fixed_mode =
|
|
|
|
intel_dvo->attached_connector->panel.fixed_mode;
|
|
|
|
struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
|
2011-12-26 20:41:30 +01:00
|
|
|
|
|
|
|
/* If we have timings from the BIOS for the panel, put them in
|
|
|
|
* to the adjusted mode. The CRTC will be set up for this mode,
|
|
|
|
* with the panel scaling set up to source from the H/VDisplay
|
|
|
|
* of the original mode.
|
|
|
|
*/
|
2016-01-20 05:45:20 +01:00
|
|
|
if (fixed_mode)
|
|
|
|
intel_fixed_panel_mode(fixed_mode, adjusted_mode);
|
2011-12-26 20:41:30 +01:00
|
|
|
|
|
|
|
return true;
|
|
|
|
}
|
|
|
|
|
2014-08-26 12:13:45 +02:00
|
|
|
static void intel_dvo_pre_enable(struct intel_encoder *encoder)
|
2011-12-26 20:41:30 +01:00
|
|
|
{
|
2013-10-26 15:34:57 +02:00
|
|
|
struct drm_device *dev = encoder->base.dev;
|
2011-12-26 20:41:30 +01:00
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
2013-10-26 15:34:57 +02:00
|
|
|
struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
|
2016-01-20 05:45:20 +01:00
|
|
|
const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
|
2013-10-26 15:34:57 +02:00
|
|
|
struct intel_dvo *intel_dvo = enc_to_dvo(encoder);
|
|
|
|
int pipe = crtc->pipe;
|
2011-12-26 20:41:30 +01:00
|
|
|
u32 dvo_val;
|
|
|
|
u32 dvo_reg = intel_dvo->dev.dvo_reg, dvo_srcdim_reg;
|
|
|
|
|
|
|
|
switch (dvo_reg) {
|
|
|
|
case DVOA:
|
|
|
|
default:
|
|
|
|
dvo_srcdim_reg = DVOA_SRCDIM;
|
|
|
|
break;
|
|
|
|
case DVOB:
|
|
|
|
dvo_srcdim_reg = DVOB_SRCDIM;
|
|
|
|
break;
|
|
|
|
case DVOC:
|
|
|
|
dvo_srcdim_reg = DVOC_SRCDIM;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
/* Save the data order, since I don't know what it should be set to. */
|
|
|
|
dvo_val = I915_READ(dvo_reg) &
|
|
|
|
(DVO_PRESERVE_MASK | DVO_DATA_ORDER_GBRG);
|
|
|
|
dvo_val |= DVO_DATA_ORDER_FP | DVO_BORDER_ENABLE |
|
|
|
|
DVO_BLANK_ACTIVE_HIGH;
|
|
|
|
|
|
|
|
if (pipe == 1)
|
|
|
|
dvo_val |= DVO_PIPE_B_SELECT;
|
|
|
|
dvo_val |= DVO_PIPE_STALL;
|
|
|
|
if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
|
|
|
|
dvo_val |= DVO_HSYNC_ACTIVE_HIGH;
|
|
|
|
if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
|
|
|
|
dvo_val |= DVO_VSYNC_ACTIVE_HIGH;
|
|
|
|
|
|
|
|
/*I915_WRITE(DVOB_SRCDIM,
|
2016-01-20 05:45:20 +01:00
|
|
|
(adjusted_mode->crtc_hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
|
|
|
|
(adjusted_mode->crtc_vdisplay << DVO_SRCDIM_VERTICAL_SHIFT));*/
|
2011-12-26 20:41:30 +01:00
|
|
|
I915_WRITE(dvo_srcdim_reg,
|
2016-01-20 05:45:20 +01:00
|
|
|
(adjusted_mode->crtc_hdisplay << DVO_SRCDIM_HORIZONTAL_SHIFT) |
|
|
|
|
(adjusted_mode->crtc_vdisplay << DVO_SRCDIM_VERTICAL_SHIFT));
|
2011-12-26 20:41:30 +01:00
|
|
|
/*I915_WRITE(DVOB, dvo_val);*/
|
|
|
|
I915_WRITE(dvo_reg, dvo_val);
|
|
|
|
}
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Detect the output connection on our DVO device.
|
|
|
|
*
|
|
|
|
* Unimplemented.
|
|
|
|
*/
|
|
|
|
static enum drm_connector_status
|
|
|
|
intel_dvo_detect(struct drm_connector *connector, bool force)
|
|
|
|
{
|
|
|
|
struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
|
2013-10-26 15:34:57 +02:00
|
|
|
DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
|
2014-08-26 12:13:45 +02:00
|
|
|
connector->base.id, connector->name);
|
2011-12-26 20:41:30 +01:00
|
|
|
return intel_dvo->dev.dev_ops->detect(&intel_dvo->dev);
|
|
|
|
}
|
|
|
|
|
|
|
|
static int intel_dvo_get_modes(struct drm_connector *connector)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = connector->dev->dev_private;
|
2016-01-20 05:45:20 +01:00
|
|
|
const struct drm_display_mode *fixed_mode =
|
|
|
|
to_intel_connector(connector)->panel.fixed_mode;
|
2011-12-26 20:41:30 +01:00
|
|
|
|
|
|
|
/* We should probably have an i2c driver get_modes function for those
|
|
|
|
* devices which will have a fixed set of modes determined by the chip
|
|
|
|
* (TV-out, for example), but for now with just TMDS and LVDS,
|
|
|
|
* that's not the case.
|
|
|
|
*/
|
|
|
|
intel_ddc_get_modes(connector,
|
2016-01-20 05:45:20 +01:00
|
|
|
intel_gmbus_get_adapter(dev_priv, GMBUS_PIN_DPC));
|
2011-12-26 20:41:30 +01:00
|
|
|
if (!list_empty(&connector->probed_modes))
|
|
|
|
return 1;
|
|
|
|
|
2016-01-20 05:45:20 +01:00
|
|
|
if (fixed_mode) {
|
2011-12-26 20:41:30 +01:00
|
|
|
struct drm_display_mode *mode;
|
2016-01-20 05:45:20 +01:00
|
|
|
mode = drm_mode_duplicate(connector->dev, fixed_mode);
|
2011-12-26 20:41:30 +01:00
|
|
|
if (mode) {
|
|
|
|
drm_mode_probed_add(connector, mode);
|
|
|
|
return 1;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
|
|
|
|
static void intel_dvo_destroy(struct drm_connector *connector)
|
|
|
|
{
|
|
|
|
drm_connector_cleanup(connector);
|
2016-01-20 05:45:20 +01:00
|
|
|
intel_panel_fini(&to_intel_connector(connector)->panel);
|
2011-12-26 20:41:30 +01:00
|
|
|
kfree(connector);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct drm_connector_funcs intel_dvo_connector_funcs = {
|
2016-01-20 05:45:20 +01:00
|
|
|
.dpms = drm_atomic_helper_connector_dpms,
|
2011-12-26 20:41:30 +01:00
|
|
|
.detect = intel_dvo_detect,
|
|
|
|
.destroy = intel_dvo_destroy,
|
|
|
|
.fill_modes = drm_helper_probe_single_connector_modes,
|
2016-01-20 05:45:20 +01:00
|
|
|
.atomic_get_property = intel_connector_atomic_get_property,
|
|
|
|
.atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
|
|
|
|
.atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
|
2011-12-26 20:41:30 +01:00
|
|
|
};
|
|
|
|
|
|
|
|
static const struct drm_connector_helper_funcs intel_dvo_connector_helper_funcs = {
|
|
|
|
.mode_valid = intel_dvo_mode_valid,
|
|
|
|
.get_modes = intel_dvo_get_modes,
|
|
|
|
.best_encoder = intel_best_encoder,
|
|
|
|
};
|
|
|
|
|
|
|
|
static void intel_dvo_enc_destroy(struct drm_encoder *encoder)
|
|
|
|
{
|
2013-10-26 15:34:57 +02:00
|
|
|
struct intel_dvo *intel_dvo = enc_to_dvo(to_intel_encoder(encoder));
|
2011-12-26 20:41:30 +01:00
|
|
|
|
|
|
|
if (intel_dvo->dev.dev_ops->destroy)
|
|
|
|
intel_dvo->dev.dev_ops->destroy(&intel_dvo->dev);
|
|
|
|
|
|
|
|
intel_encoder_destroy(encoder);
|
|
|
|
}
|
|
|
|
|
|
|
|
static const struct drm_encoder_funcs intel_dvo_enc_funcs = {
|
|
|
|
.destroy = intel_dvo_enc_destroy,
|
|
|
|
};
|
|
|
|
|
|
|
|
/**
|
|
|
|
* Attempts to get a fixed panel timing for LVDS (currently only the i830).
|
|
|
|
*
|
|
|
|
* Other chips with DVO LVDS will need to extend this to deal with the LVDS
|
|
|
|
* chip being on DVOB/C and having multiple pipes.
|
|
|
|
*/
|
|
|
|
static struct drm_display_mode *
|
|
|
|
intel_dvo_get_current_mode(struct drm_connector *connector)
|
|
|
|
{
|
|
|
|
struct drm_device *dev = connector->dev;
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
struct intel_dvo *intel_dvo = intel_attached_dvo(connector);
|
|
|
|
uint32_t dvo_val = I915_READ(intel_dvo->dev.dvo_reg);
|
|
|
|
struct drm_display_mode *mode = NULL;
|
|
|
|
|
|
|
|
/* If the DVO port is active, that'll be the LVDS, so we can pull out
|
|
|
|
* its timings to get how the BIOS set up the panel.
|
|
|
|
*/
|
|
|
|
if (dvo_val & DVO_ENABLE) {
|
|
|
|
struct drm_crtc *crtc;
|
|
|
|
int pipe = (dvo_val & DVO_PIPE_B_SELECT) ? 1 : 0;
|
|
|
|
|
|
|
|
crtc = intel_get_crtc_for_pipe(dev, pipe);
|
|
|
|
if (crtc) {
|
|
|
|
mode = intel_crtc_mode_get(dev, crtc);
|
|
|
|
if (mode) {
|
|
|
|
mode->type |= DRM_MODE_TYPE_PREFERRED;
|
|
|
|
if (dvo_val & DVO_HSYNC_ACTIVE_HIGH)
|
|
|
|
mode->flags |= DRM_MODE_FLAG_PHSYNC;
|
|
|
|
if (dvo_val & DVO_VSYNC_ACTIVE_HIGH)
|
|
|
|
mode->flags |= DRM_MODE_FLAG_PVSYNC;
|
|
|
|
}
|
|
|
|
}
|
|
|
|
}
|
|
|
|
|
|
|
|
return mode;
|
|
|
|
}
|
|
|
|
|
|
|
|
void intel_dvo_init(struct drm_device *dev)
|
|
|
|
{
|
|
|
|
struct drm_i915_private *dev_priv = dev->dev_private;
|
|
|
|
struct intel_encoder *intel_encoder;
|
|
|
|
struct intel_dvo *intel_dvo;
|
|
|
|
struct intel_connector *intel_connector;
|
|
|
|
int i;
|
|
|
|
int encoder_type = DRM_MODE_ENCODER_NONE;
|
|
|
|
|
2014-02-06 08:11:21 +01:00
|
|
|
intel_dvo = kzalloc(sizeof(*intel_dvo), GFP_KERNEL);
|
2011-12-26 20:41:30 +01:00
|
|
|
if (!intel_dvo)
|
|
|
|
return;
|
|
|
|
|
2016-01-20 05:45:20 +01:00
|
|
|
intel_connector = intel_connector_alloc();
|
2011-12-26 20:41:30 +01:00
|
|
|
if (!intel_connector) {
|
|
|
|
kfree(intel_dvo);
|
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
2016-01-20 05:45:20 +01:00
|
|
|
intel_dvo->attached_connector = intel_connector;
|
|
|
|
|
2011-12-26 20:41:30 +01:00
|
|
|
intel_encoder = &intel_dvo->base;
|
|
|
|
drm_encoder_init(dev, &intel_encoder->base,
|
|
|
|
&intel_dvo_enc_funcs, encoder_type);
|
|
|
|
|
2012-11-12 22:22:52 +01:00
|
|
|
intel_encoder->disable = intel_disable_dvo;
|
|
|
|
intel_encoder->enable = intel_enable_dvo;
|
|
|
|
intel_encoder->get_hw_state = intel_dvo_get_hw_state;
|
2013-10-26 15:34:57 +02:00
|
|
|
intel_encoder->get_config = intel_dvo_get_config;
|
|
|
|
intel_encoder->compute_config = intel_dvo_compute_config;
|
2014-08-26 12:13:45 +02:00
|
|
|
intel_encoder->pre_enable = intel_dvo_pre_enable;
|
2012-11-12 22:22:52 +01:00
|
|
|
intel_connector->get_hw_state = intel_dvo_connector_get_hw_state;
|
2014-08-26 12:13:45 +02:00
|
|
|
intel_connector->unregister = intel_connector_unregister;
|
2012-11-12 22:22:52 +01:00
|
|
|
|
2011-12-26 20:41:30 +01:00
|
|
|
/* Now, try to find a controller */
|
|
|
|
for (i = 0; i < ARRAY_SIZE(intel_dvo_devices); i++) {
|
|
|
|
struct drm_connector *connector = &intel_connector->base;
|
|
|
|
const struct intel_dvo_device *dvo = &intel_dvo_devices[i];
|
|
|
|
struct i2c_adapter *i2c;
|
|
|
|
int gpio;
|
2013-07-02 18:03:52 +02:00
|
|
|
bool dvoinit;
|
2016-01-20 05:45:20 +01:00
|
|
|
enum pipe pipe;
|
|
|
|
uint32_t dpll[I915_MAX_PIPES];
|
2011-12-26 20:41:30 +01:00
|
|
|
|
|
|
|
/* Allow the I2C driver info to specify the GPIO to be used in
|
|
|
|
* special cases, but otherwise default to what's defined
|
|
|
|
* in the spec.
|
|
|
|
*/
|
2016-01-20 05:45:20 +01:00
|
|
|
if (intel_gmbus_is_valid_pin(dev_priv, dvo->gpio))
|
2011-12-26 20:41:30 +01:00
|
|
|
gpio = dvo->gpio;
|
|
|
|
else if (dvo->type == INTEL_DVO_CHIP_LVDS)
|
2016-01-20 05:45:20 +01:00
|
|
|
gpio = GMBUS_PIN_SSC;
|
2011-12-26 20:41:30 +01:00
|
|
|
else
|
2016-01-20 05:45:20 +01:00
|
|
|
gpio = GMBUS_PIN_DPB;
|
2011-12-26 20:41:30 +01:00
|
|
|
|
|
|
|
/* Set up the I2C bus necessary for the chip we're probing.
|
|
|
|
* It appears that everything is on GPIOE except for panels
|
|
|
|
* on i830 laptops, which are on GPIOB (DVOA).
|
|
|
|
*/
|
2012-11-12 22:22:52 +01:00
|
|
|
i2c = intel_gmbus_get_adapter(dev_priv, gpio);
|
2011-12-26 20:41:30 +01:00
|
|
|
|
|
|
|
intel_dvo->dev = *dvo;
|
2013-07-02 18:03:52 +02:00
|
|
|
|
|
|
|
/* GMBUS NAK handling seems to be unstable, hence let the
|
|
|
|
* transmitter detection run in bit banging mode for now.
|
|
|
|
*/
|
|
|
|
intel_gmbus_force_bit(i2c, true);
|
|
|
|
|
2016-01-20 05:45:20 +01:00
|
|
|
/* ns2501 requires the DVO 2x clock before it will
|
|
|
|
* respond to i2c accesses, so make sure we have
|
|
|
|
* have the clock enabled before we attempt to
|
|
|
|
* initialize the device.
|
|
|
|
*/
|
|
|
|
for_each_pipe(dev_priv, pipe) {
|
|
|
|
dpll[pipe] = I915_READ(DPLL(pipe));
|
|
|
|
I915_WRITE(DPLL(pipe), dpll[pipe] | DPLL_DVO_2X_MODE);
|
|
|
|
}
|
|
|
|
|
2013-07-02 18:03:52 +02:00
|
|
|
dvoinit = dvo->dev_ops->init(&intel_dvo->dev, i2c);
|
|
|
|
|
2016-01-20 05:45:20 +01:00
|
|
|
/* restore the DVO 2x clock state to original */
|
|
|
|
for_each_pipe(dev_priv, pipe) {
|
|
|
|
I915_WRITE(DPLL(pipe), dpll[pipe]);
|
|
|
|
}
|
|
|
|
|
2013-07-02 18:03:52 +02:00
|
|
|
intel_gmbus_force_bit(i2c, false);
|
|
|
|
|
|
|
|
if (!dvoinit)
|
2011-12-26 20:41:30 +01:00
|
|
|
continue;
|
|
|
|
|
|
|
|
intel_encoder->type = INTEL_OUTPUT_DVO;
|
|
|
|
intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
|
|
|
|
switch (dvo->type) {
|
|
|
|
case INTEL_DVO_CHIP_TMDS:
|
2014-08-26 12:13:45 +02:00
|
|
|
intel_encoder->cloneable = (1 << INTEL_OUTPUT_ANALOG) |
|
|
|
|
(1 << INTEL_OUTPUT_DVO);
|
2011-12-26 20:41:30 +01:00
|
|
|
drm_connector_init(dev, connector,
|
|
|
|
&intel_dvo_connector_funcs,
|
|
|
|
DRM_MODE_CONNECTOR_DVII);
|
|
|
|
encoder_type = DRM_MODE_ENCODER_TMDS;
|
|
|
|
break;
|
|
|
|
case INTEL_DVO_CHIP_LVDS:
|
2014-08-26 12:13:45 +02:00
|
|
|
intel_encoder->cloneable = 0;
|
2011-12-26 20:41:30 +01:00
|
|
|
drm_connector_init(dev, connector,
|
|
|
|
&intel_dvo_connector_funcs,
|
|
|
|
DRM_MODE_CONNECTOR_LVDS);
|
|
|
|
encoder_type = DRM_MODE_ENCODER_LVDS;
|
|
|
|
break;
|
|
|
|
}
|
|
|
|
|
|
|
|
drm_connector_helper_add(connector,
|
|
|
|
&intel_dvo_connector_helper_funcs);
|
|
|
|
connector->display_info.subpixel_order = SubPixelHorizontalRGB;
|
|
|
|
connector->interlace_allowed = false;
|
|
|
|
connector->doublescan_allowed = false;
|
|
|
|
|
|
|
|
intel_connector_attach_encoder(intel_connector, intel_encoder);
|
|
|
|
if (dvo->type == INTEL_DVO_CHIP_LVDS) {
|
|
|
|
/* For our LVDS chipsets, we should hopefully be able
|
|
|
|
* to dig the fixed panel mode out of the BIOS data.
|
|
|
|
* However, it's in a different format from the BIOS
|
|
|
|
* data on chipsets with integrated LVDS (stored in AIM
|
|
|
|
* headers, likely), so for now, just get the current
|
|
|
|
* mode being output through DVO.
|
|
|
|
*/
|
2016-01-20 05:45:20 +01:00
|
|
|
intel_panel_init(&intel_connector->panel,
|
|
|
|
intel_dvo_get_current_mode(connector),
|
|
|
|
NULL);
|
2011-12-26 20:41:30 +01:00
|
|
|
intel_dvo->panel_wants_dither = true;
|
|
|
|
}
|
|
|
|
|
2014-08-26 12:13:45 +02:00
|
|
|
drm_connector_register(connector);
|
2011-12-26 20:41:30 +01:00
|
|
|
return;
|
|
|
|
}
|
|
|
|
|
|
|
|
drm_encoder_cleanup(&intel_encoder->base);
|
|
|
|
kfree(intel_dvo);
|
|
|
|
kfree(intel_connector);
|
|
|
|
}
|